

# 5V/12V Synchronous-Rectified Buck Controller

### General Description

The uP1541R is a compact synchronous-rectified buck controller specifically designed to operate from 5V or 12V supply voltage and to deliver high quality output voltage as low as 0.8V.

The uP1541R adopts proprietary RCOT™ technology, providing flexible selection of output LC filter and excellent transient response to load and line change. The uP1541R supports both tracking mode and stand-alone mode operation.

This controller integrates internal MOSFET drivers that support 12V+12V or 5V+19V bootstrapped voltage for high efficiency power conversion. The bootstrap diode is built-in to simplify the circuit design and minimize external part count.

Other features include internal soft start, over/under voltage protection, over current protection and shutdown function. With aforementioned functions, this part provides customers a compact, high efficiency, well-protected and cost-effective solutions. This part is available in WDFN3x3 - 10L package.

# Ordering Information

| Order Number | Package Type | Top Marking |  |  |  |  |
|--------------|--------------|-------------|--|--|--|--|
| uP1541RDDA   | WDFN3x3-10L  | uP1541R     |  |  |  |  |

#### Note:

- (1) Please check the sample/production availability with uPI representatives.
- (2) uPI products are compatible with the current IPC/ JEDEC J-STD-020 requirements. They are halogen-free, RoHS compliant and 100% matte tin (Sn) plating that are suitable for use in SnPb or Pb-free soldering processes.

### Features

- Operates from 5V or 12V Supply Voltage
  - 3.3V to 12V V<sub>IN</sub> Input Range
  - 0.8V V<sub>REF</sub> with 1.0% Accuracy
  - Support  $V_{CC} = 5V$ ,  $V_{IN} = 19V$
- Support Stand-Alone and Tracking Mode Operation
  - Offset Voltage Tuning
- Compensated Constant On Time Operation
  - Quasi Constant Frequency Operation
  - Fast Transient Response
  - Smooth Mode Transition
- Droop Function
- Lossless, Adjustable Over Current Protection
  - Uses Lower MOSFET R<sub>DS(ON)</sub>
- Internal Soft Start
- Over Voltage and Under Voltage Protection
- Integrated Bootstrap Diode
- WDFN3x3-10L Package
- RoHS Compliant and Halogen Free

# Applications

- Power Supplies for Microprocessors or Subsystem Power Supplies
- □ Cable Modems, Set Top Boxes, and DSL Modems
- Industrial Power Supplies; General Purpose Supplies
- 5V or 12V Input DC-DC Regulators
- Low-Voltage Distributed Power Supplies

# Pin Configuration





# Functional Pin Description

| No. | Pin Name                                                                                                                                                                                                   | Pin Function                                                                                                                                                                                                                                                                                                                                                                          |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | воот                                                                                                                                                                                                       | <b>Bootstrap Supply</b> for the floating upper gate driver. Connect the bootstrap capacitor between BOOT pin and the PH pin to form a bootstrap circuit. The bootstrap capacitor provides the charge to turn on the upper MOSFET.                                                                                                                                                     |
| 2   | UG                                                                                                                                                                                                         | <b>Upper Gate Driver Output.</b> Connect this pin to the gate of upper MOSFET. This pin is monitored by the adaptive shoot-through protection circuitry to determine when the upper MOSFET has turned off.                                                                                                                                                                            |
| 3   | PH                                                                                                                                                                                                         | <b>PHASE Switch Node.</b> Connect this pin to the source of the upper MOSFET and the drain of the lower MOSFET. This pin is used as the sink for the UG driver, and to monitor the voltage drop across the lower MOSFET for over current protection. This pin is also monitored by the adaptive shoot-through protection circuitry to determine when the upper MOSFET has turned off. |
| 4   | LG                                                                                                                                                                                                         | <b>Lower Gate Driver Output.</b> Connect this pin to the gate of lower MOSFET. This pin is monitored by the adaptive shoot-through protection circuitry to determine when the lower MOSFET has turned off.                                                                                                                                                                            |
| 5   | VCC                                                                                                                                                                                                        | <b>Supply Input Voltage.</b> This pin provides the bias supply for the uP1541R and the lower gate driver. Connect a well-decoupled 4.5V to 13.2V supply voltage to this pin. Ensure that a decoupling capacitor is placed near the IC.                                                                                                                                                |
| 6   | FB                                                                                                                                                                                                         | <b>Feedback Input Voltage.</b> This pin is the inverting input to the error amplifier. A resistor divider from the output to GND is used to set the regulation voltage. Use this pin in combination with the COMP/EN pin to compensate the voltage control feedback loop of the converter.                                                                                            |
| 7   | COMP/EN                                                                                                                                                                                                    | <b>Error Amplifier Output.</b> This is the output of the error amplifier and the non-inverting input of the PWM comparator. Use this pin in combination with the FB pin to compensate the voltage-control feedback loop of the converter. Pulling COMP/EN to a level below 0.3V disables the controller and both the UG and LG output are held low.                                   |
| 8   | ocs                                                                                                                                                                                                        | Over Current Protection Setting. Connect a resistor from this pin to GND to set the OCP level.                                                                                                                                                                                                                                                                                        |
| 9   | Offset Voltage. The positive input of voltagge loop error amplifier. The FB voltage will be cha according to the internal droop current on this pin. Short this pin and REFOUT to disable the confunction. |                                                                                                                                                                                                                                                                                                                                                                                       |
| 10  | REFOUT                                                                                                                                                                                                     | <b>0.8V Voltage Output.</b> Connect a resistor from this pin to OFS to set the droop voltage scale. Short this pin and OFS to disable the droop function.                                                                                                                                                                                                                             |
| Exp | osed Pad                                                                                                                                                                                                   | <b>Ground.</b> The exposed pad is the dominate heat conducting path and should be well soldered to the PCB with multiple vias for optimal thermal performance.                                                                                                                                                                                                                        |





# **Typical Application Circuit**



# Functional Block Diagram





## **Functional Description**

The uP1541R is a compact synchronous-rectified buck controller specifically designed to operate from 5V or 12V supply voltage and to deliver high quality output voltage as low as 0.8V.

#### **Supply Voltage**

The VCC pin receives a well-decoupled 4.5V to 13.2V supply voltage to power the control circuit, the lower gate driver and the bootstrap circuit for the higher gate driver. A minimum 1uF ceramic capacitor is recommended to bypass the supply voltage. Place the bypassing capacitor physically near the IC.

An internal linear regulator regulates the supply voltage into a 4.2V voltage VDD for internal control logic circuit. No external bypass capacitor is required for filtering the VDD voltage.

The uP1541R integrates MOSFET gate drives that are powered from the VCC pin and support 12V+12V driving capability. A bootstrap diode is embedded to facilitate PCB design and reduce the total BOM cost. The embedded bootstrap diode is a Schottky diode. Converters that consist of uP1541R feature high efficiency without special consideration on the selection of MOSFETs.

#### **Power On Reset and Chip Enable**

A power on reset (POR) circuitry continuously monitors the supply voltage at VCC pin. Once the rising POR threshold is exceeded, the uP1541R sets itself to active state and is ready to accept chip enable command. The rising POR threshold is typically 4.2V at VCC rising.

The COMP/EN is a multifunctional pin: control loop compensation and chip enable as shown in Figure 1. An Enable Comparator monitors the COMP/EN pin voltage for chip enable. A signal level transistor is adequate to pull this pin down to ground and shut down the uP1541R. An 80uA current source charges the external compensation network with 0.45V ceiling when this pin is released. If the voltage at COMP/EN pin exceeds 0.3V, the uP1541R initiates its softstart cycle.

The 80uA current source keeps charging the COMP pin to its ceiling until the feedback loop boosts the COMP pin higher than 0.45V according to the feedback signal. The current source is cut off when  $V_{\text{COMP}}$  is higher than 0.6V during normal operation.



Figure 1. Chip Enable Function

#### **Soft Start**

A built-in Soft Start is used to prevent surge current from power supply input during turn on (referring to the Functional Block Diagram). The error amplifier is a three-input device. Reference voltage  $V_{\rm REF}$  or the internal soft start voltage SS whichever is smaller dominates the behavior of the non-inverting inputs of the error amplifier. SS internally ramps up to VDD with a slew rate of 0.4V/ms after the softstart cycle is initiated. Accordingly, the output voltage will follow the SS signal and ramp up smoothly to its target level.

The SS signal keeps ramping up after it exceeds the reference voltage  $V_{REF}$ . However, the reference voltage  $V_{REF}$  takes over the behavior of error amplifier after SS >  $V_{REF}$ . When the SS signal climbs to 1.3 x  $V_{REF}$ , the uP1541R claims the end of softstart cycle, enables the under voltage protection of the output voltage.

Figure 2 shows a typical start up interval for uP1541R where the COMP/EN pin has been released from a grounded (system shutdown) state.

The internal 80uA current source starts charge the compensation network after the COMP/EN pin is released from grounded at T1. The COMP/EN exceeds 0.3V and enable the uP1541R at T2. The COMP/EN continues ramping up and stays at 0.6V before the SS starts ramping up at T3. The uP1541R initializes itself such as current limit level setting (see the relative section) during the time interval between T2 and T3. The output voltage follows the internal SS and ramps up to its final level during T3 and T4. At T4, the reference voltage  $V_{\rm REF}$  takes over the behavior of the error amplifier as the internal SS crosses  $V_{\rm REF}$ . The internal SS keeps ramping up and reaches 1.3 x  $V_{\rm REF}$  at T5, where the uP1541R asserts the end of softstart cycle.



# **Functional Description**



Figure 2. Softstart Behavior of uP1541R

### **Power Input Detection**

The uP1541R detects PH voltage for the present of power input when the UG turns on the first time. If the PH voltage does not exceed 2.0V when the UG turns on, the uP1541R asserts that power input in not ready and stops the softstart cycle. Another softstart cycle is initiate after a 4ms time delay.

#### **Output Voltage Selection**

An voltage divider sets the output voltage (refer to the Typical Application Circuit on page 3 for detail). In real applications, choose R1 in 1kW ~ 10kW range and choose appropriate R2 according to the desired output voltage.

$$V_{OUT} = V_{REF} \times \frac{R1 + R2}{R2}$$

### **Over Current Protection (OCP)**

The uP1541R monitors the inductor peak current by low side MOSFET  $R_{DS(ON)}$  for over current protection when it is turned on. If  $V_{PHASE}$  is lower than the user-programmable voltage  $V_{OCP}$ , the uP1541R asserts OCP and shuts down the converter by latch-off type. The OCP level can be programmed by OCS pin.

The uP1541R sources a 10uA current source out of OCS pin. Connect resistor  $\rm R_{OCS}$  at OCS pin to create voltage level  $\rm V_{OCS}$  for OCP setting. The minimum of  $\rm V_{OCP}$  is typically 50mV and maximum of  $\rm V_{OCP}$  is typically 690mV. The  $\rm V_{OCP}$  would be clamped 690mV until  $\rm V_{OCS} \ge 800mV$ . If  $\rm V_{OCS} \ge 800mV$ , the  $\rm V_{OCP}$  will be set to 300mV. The OCP level is 5mV per step.

$$V_{OCS} = 10uA \times R_{OCS}$$

$$V_{OCP} = V_{OCS}$$

$$I_{OCP} = \frac{V_{OCP}}{R_{DS(ON)}}$$
 (A)

#### For example:

If  $V_{OCP}$  = 375mV, and  $R_{DS(ON)}$  = 10mW, the  $I_{OCP}$  will be 37.5A. If  $V_{OCP}$  = 225mV, and  $R_{DS(ON)}$  = 10mW, the  $I_{OCP}$  will be 22.5A.

#### **Over Voltage Protection**

The uP1541R continuously monitors FB voltage for over voltage protection. When VCC power on, The OVP level is set 130% of 0.8V, and then it is set 130% of V $_{\rm OFS}$  after VCC reaches to POR threshold over 1ms. When V $_{\rm FB}$  is higher than the OVP level, the uP1541R triggers over voltage protection and the low-side MOSFET is turned on while high-side MOSFET is turned off to discharge the output voltage. OVP is latch-off type and can be reset by POR or toggling the COMP/EN pin.

### **Under Voltage Protection**

After the end of soft-start, the uP1541R continuously monitors FB voltage for under voltage protection. When VCC power on, The OVP level is set 50% of 0.8V, and then it is set 50% of  $V_{\rm OFS}$  after VCC reaches to POR threshold over 1ms. When  $V_{\rm FB}$  is lower than the OVP level, the uP1541R triggers under voltage protection and turnoff all high-side and low-side MOSFETs. The device will enters hiccup mode until the under-voltage phenomenon is released.

### **Droop Function**

The uP1541R provides droop setting function which regulates output voltage for better  $V_{\text{OUT}}$  positioning to support high performance transient response and thermal. When load current increases, the uP1541R adaptively decreases the reference voltage (positive input) of the voltage loop error amplifier. The output voltage thus decreases according to load current. The load current is sensed through the lower MOSFET of the power stage when the lower MOSFET is turned on. The sensed current  $I_{\text{DRP}}$  is mirrored to OFS pin as shown in Figure 4. Since the REFOUT voltage is a constant voltage determined by internal bandgap (0.8V), this creates voltage drop across  $R_{\text{DRP}}$  and makes  $V_{\text{OFS}}$  lower than the  $V_{\text{REFOUT}}$  as follows.

 $\label{eq:Vofs} \begin{aligned} &V_{\text{OFS}} = V_{\text{REFOUT}} - I_{\text{DRP}} \ x \ R_{\text{DRP}} = V_{\text{REFOUT}} - (\ V_{\text{PHASE}} / \ 5 \text{K}\ ) \ x \ R_{\text{DRP}} \\ &\text{Where} \ V_{\text{PHASE}} \text{ is the uP1541R detected voltage drop across the lower MOSFET when it is turned on.} \end{aligned}$ 



Figure 4. Circuit for Droop Function



|                                                                                                                                                                                       | Absolute Maximum Rating                          |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|
| (Note 1)                                                                                                                                                                              |                                                  |
| Supply Input Voltage, VCC                                                                                                                                                             |                                                  |
| BOOT to PH                                                                                                                                                                            | 0.3V to +15V                                     |
| PH to GND                                                                                                                                                                             |                                                  |
|                                                                                                                                                                                       | 0.5V to 15V                                      |
| < 200ns                                                                                                                                                                               | 10V to 30V                                       |
| BOOT to GND                                                                                                                                                                           |                                                  |
|                                                                                                                                                                                       | 0.3V to PH + 15V                                 |
| < 200ns                                                                                                                                                                               | 0.3V to 42V                                      |
| UG to PH                                                                                                                                                                              |                                                  |
| DC                                                                                                                                                                                    | 0.3V to (BOOT - PH +0.3V)                        |
| <200ns                                                                                                                                                                                |                                                  |
| LG to GND                                                                                                                                                                             |                                                  |
| DC                                                                                                                                                                                    | 0.3V to + (VCC + 0.3V)                           |
|                                                                                                                                                                                       |                                                  |
| Other Pins                                                                                                                                                                            |                                                  |
| Storage Temperature Range                                                                                                                                                             |                                                  |
| Junction Temperature                                                                                                                                                                  |                                                  |
| Lead Temperature (Soldering, 10 sec)                                                                                                                                                  | 260°C                                            |
| ESD Rating (Note 2)                                                                                                                                                                   | 200 0                                            |
| HBM (Human Body Mode)                                                                                                                                                                 | 2kV                                              |
| HBM (Human Body Mode) MM (Machine Mode)                                                                                                                                               | 2007                                             |
| Wilvi (Waci iii le Wode)                                                                                                                                                              | 200 V                                            |
|                                                                                                                                                                                       | Thermal Information                              |
| Package Thermal Resistance (Note 3)                                                                                                                                                   |                                                  |
| WDFN3x3 - 10L θ <sub>JA</sub>                                                                                                                                                         | /<br>68°C/W                                      |
| WDFN3x3 - 10L θ <sub>JC</sub>                                                                                                                                                         | 6°C/W                                            |
| Power Dissipation, P @ T = 25°C                                                                                                                                                       |                                                  |
| WDFN3x3 - 10L                                                                                                                                                                         | 1.47W                                            |
| P                                                                                                                                                                                     | ocommonded Operation Conditions                  |
| (Note 4)                                                                                                                                                                              | ecommended Operation Conditions                  |
| Operating Junction Temperature Range                                                                                                                                                  | 40°C to +125°C                                   |
| Operating Ambient Temperature Range                                                                                                                                                   |                                                  |
| Supply Input Voltage, V <sub>CC</sub>                                                                                                                                                 | +4.5V to 13.2V                                   |
| Power Input Voltage, V <sub>IN</sub>                                                                                                                                                  | +3V to 21V                                       |
| Note 1. Stresses listed as the above <i>Absolute Maximum Ratin</i> These are for stress ratings. Functional operation of the those indicated in the operational sections of the speci | e device at these or any other conditions beyond |

- those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may remain possibility to affect device reliability.
- **Note 2.** Devices are ESD sensitive. Handling precaution recommended.
- Note 3.  $\theta_{JA}$  is measured in the natural convection at  $T_A = 25^{\circ}\text{C}$  on a low effective thermal conductivity test board of JEDEC 51-3 thermal measurement standard.
- Note 4. The device is not guaranteed to function outside its operating conditions.



# Electrical Characteristics

 $(V_{CC} = 12V, T_A = 25^{\circ}C, \text{ unless otherwise specified})$ 

| Parameter                     | Symbol               | Test Conditions                                      | Min   | Тур  | Max   | Units |  |  |
|-------------------------------|----------------------|------------------------------------------------------|-------|------|-------|-------|--|--|
| Supply Input                  | 1                    |                                                      |       |      |       |       |  |  |
| Supply Voltage                | V <sub>cc</sub>      |                                                      | 4.5   | ) -  | 13.2  | V     |  |  |
| Supply Current                | I <sub>cc</sub>      | UG and LG Open, V <sub>CC</sub> = 12V,<br>Switching  | -     | 2    |       | mA    |  |  |
| Shut Down Current             | I <sub>CC_SD</sub>   | V <sub>COMP/EN</sub> = 0V                            | J     |      | 0.5   | mA    |  |  |
| Power On Reset                |                      |                                                      |       |      |       |       |  |  |
| POR Threshold                 | V <sub>CCRTH</sub>   | V <sub>cc</sub> rising                               | 3.9   | 4.2  | 4.5   | V     |  |  |
| POR Hysteresis                | V <sub>CCHYS</sub>   |                                                      |       | 0.5  |       | V     |  |  |
| PWM On-Time                   |                      |                                                      |       |      |       |       |  |  |
| On-Time                       | T <sub>ON</sub>      | $V_{IN} = 12V, V_{OUT} = 1V, Freq = 300kHz$          |       | 278  |       | ns    |  |  |
| Minimum Off Time              | T <sub>OFF_MIN</sub> |                                                      |       | 400  |       | ns    |  |  |
| Reference Voltage             | •                    |                                                      |       |      |       |       |  |  |
| Internal Reference Voltage    | V <sub>REFOUT</sub>  |                                                      | 0.792 | 0.80 | 0.808 | V     |  |  |
| REFOUT                        | •                    |                                                      | •     | •    |       |       |  |  |
| Source Current                |                      |                                                      |       | 2.56 |       | mA    |  |  |
| Sink Current                  |                      |                                                      |       | 2.56 |       | mA    |  |  |
| Error Amplifier               |                      |                                                      | ,     |      |       |       |  |  |
| Open Loop DC Gain             | AO                   | Guaranteed by Design                                 | 55    | 70   |       | dB    |  |  |
| Gain-Bandwidth Product        | GBW                  | Guaranteed by Design                                 |       | 10   |       | MHz   |  |  |
| Slew Rate                     | SR                   | Guaranteed by Design                                 | 3     | 6    |       | V/us  |  |  |
| Transconductance              |                      |                                                      |       | 2400 |       | uA/V  |  |  |
| Maximum Output Source Current |                      | V <sub>FB</sub> < V <sub>OFS</sub>                   | 150   |      |       | uA    |  |  |
| Maximum Output Sink Current   |                      | $V_{FB} > V_{OFS}$                                   | 150   |      |       | uA    |  |  |
| Input Offset Voltage          |                      |                                                      | -1.0  | 0    | 1.0   | mV    |  |  |
| Input Leakage Current         |                      | Guaranteed by Design                                 |       | 0.1  | 1.0   | nA    |  |  |
| MOSFET Gate Drivers           |                      |                                                      |       |      |       |       |  |  |
| Upper Gate Source             | R <sub>UG_SRC</sub>  | I <sub>UG</sub> = 100mA Source                       |       | 3    | 5     | Ω     |  |  |
| Upper Gate Sink               | R <sub>UG_SNK</sub>  | I <sub>UG</sub> = 100mA Sink                         |       | 1.5  | 3     | Ω     |  |  |
| Lower Gate Source             | R <sub>LG_SRC</sub>  | I <sub>LG</sub> = 100mA Source                       |       | 3    | 5     | Ω     |  |  |
| Lower Gate Sink               | R <sub>LG_SNK</sub>  | I <sub>LG</sub> = 100mA Sink                         |       | 1    | 2     | Ω     |  |  |
| UG Falling to LG Rising Delay |                      | $V_{PH} < 1.2V \text{ to } V_{LG} > 1.2V$            |       | 30   |       | ns    |  |  |
| LG Falling to UG Rising Delay |                      | $V_{LG} < 1.2V \text{ to } (V_{UG} - V_{PH}) > 1.2V$ |       | 30   |       | ns    |  |  |



# Electrical Characteristics

| Parameter                          | Symbol             | Test Conditions                                                                                                            | Min  | Тур | Max  | Units |  |  |
|------------------------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------|------|-----|------|-------|--|--|
| Soft Start                         |                    |                                                                                                                            |      |     |      |       |  |  |
| Soft Start Time                    |                    |                                                                                                                            | -    | 2.0 |      | ms    |  |  |
| Current Sense Amplifier            |                    |                                                                                                                            | 7/   | 7   |      |       |  |  |
| Offset Voltage                     |                    |                                                                                                                            | -1   |     | 1    | mV    |  |  |
| Gain Bandwidth Product             |                    | Guarantee by design                                                                                                        | 1    | 10  |      | MHz   |  |  |
| Droop                              |                    |                                                                                                                            | 7    |     |      |       |  |  |
| Droop Current Accuracy             | <b>J</b><br>DRP    | $\begin{aligned} & V_{PHASE} \geq \text{-40mV},  R_{SEN} = 5 k \Omega, \\ & I_{DRP} = V_{PHASE}  /  R_{SEN} \end{aligned}$ | -0.5 |     | 0.5  | uA    |  |  |
|                                    |                    | $\begin{aligned} & V_{PHASE} < \text{-40mV}, \ R_{SEN} = 5 k \Omega, \\ & I_{DRP} = V_{PHASE} \ / \ R_{SEN} \end{aligned}$ | -5   |     | 5    | %     |  |  |
| Protection                         |                    |                                                                                                                            |      |     |      |       |  |  |
| Under Voltage Protection           | $V_{\sf FB\_UVP}$  | Percentage of V <sub>OFS</sub>                                                                                             | 1    | 50  |      | %     |  |  |
| Under Voltage Protection Delay     |                    |                                                                                                                            | -    | 10  |      | us    |  |  |
| Over Voltage Protection            | $V_{\sf FB\_OVP}$  | Percentage of V <sub>OFS</sub>                                                                                             |      | 130 |      | %     |  |  |
| Over Voltage Protection Delay      |                    |                                                                                                                            |      | 10  |      | us    |  |  |
| OCP Programmable Range             | V <sub>OCP</sub>   |                                                                                                                            | -690 |     | -50  | mV    |  |  |
| OCS Source Current for OCP Setting | l <sub>ocs</sub>   |                                                                                                                            |      | 10  |      | uA    |  |  |
| OCP Delay Time                     |                    |                                                                                                                            |      | 10  |      | us    |  |  |
| Over Temperature Protection        |                    |                                                                                                                            |      | 160 |      | °C    |  |  |
| ENABLE Control                     |                    |                                                                                                                            |      |     |      | •     |  |  |
| Enable Threshold                   | V <sub>ENRTH</sub> | V <sub>COMP/EN</sub> rising                                                                                                | 0.45 |     |      | V     |  |  |
| Disable Threshold                  | V <sub>DSFTH</sub> | V <sub>COMP/EN</sub> falling                                                                                               |      |     | 0.15 | V     |  |  |



Typical Operation Characteristics



This page is intentionally left blank and will be updated later.



# Application Information

**uP1541R** 

#### **Component Selection Guidelines**

The selection of external component is primarily determined by the maximum load current and begins with the selection of power MOSFET switches. The desired amount of ripple current and operating frequency largely determines the inductor value. Finally,  $C_{\text{IN}}$  is selected for its capability to handle the large RMS current into the converter and  $C_{\text{OUT}}$  is chosen with low enough ESR to meet the output voltage ripple and transient specification.

#### **Power MOSFET Selection**

The uP1541R requires two external N-channel power MOSFETs for upper (controlled) and lower (synchronous) switches. Important parameters for the power MOSFETs are the breakdown voltage  $V_{(BR)DSS},$  on-resistance  $R_{\rm DS(ON)},$  reverse transfer capacitance  $C_{\rm RSS},$  maximum current  $I_{\rm DS(MAX)},$  gate supply requirements, and thermal management requirements.

The gate drive voltage is supplied by VCC pin that receives  $4.5V\sim13.2V$  supply voltage. When operating with a  $7\sim13.2V$  power supply for VCC, a wide variety of NMOSFETs can be used. Logic-level threshold MOSFET should be used if the input voltage is expected to drop below 7V. Caution should be exercised with devices exhibiting very low  $V_{\rm GS(ON)}$  characteristics. The shoot-through protection present aboard the uP1541R may be circumvented by these MOSFETs if they have large parasitic impedances and/or capacitances that would inhibit the gate of the MOSFET from being discharged below its threshold level before the complementary MOSFET is turned on. Also avoid MOSFETs with excessive switching times; the circuitry is expecting transitions to occur in under 30ns or so.

In high-current applications, the MOSFET power dissipation, package selection and heatsink are the dominant design factors. The power dissipation includes two loss components: conduction loss and switching loss. The conduction losses are the largest component of power dissipation for both the upper and the lower MOSFETs. These losses are distributed between the two MOSFETs according to duty cycle. Since the uP1541R is operating in continuous conduction mode, the duty cycles for the MOSFETs are:

$$D_{UP} = \frac{V_{OUT}}{V_{IN}}; D_{LOW} = \frac{V_{IN} - V_{OUT}}{V_{IN}}$$

The resulting power dissipation in the MOSFETs at maximum output current are:

$$P_{UP} = I_{OUT}^2 \times R_{DS(ON)} \times D_{UP} + 0.5 \times I_{OUT} \times V_{IN} \times T_{SW} \times f_{OSC}$$

$$P_{LOW} = I_{OUT}^2 \times R_{DS(ON)} \times D_{LOW}$$

where  $T_{\rm sw}$  is the combined switch ON and OFF time.

Both MOSFETs have I<sup>2</sup>R losses and the upper MOSFET includes an additional term for switching losses, which are largest at high input voltages. The lower MOSFET losses are greatest when the bottom duty cycle is near 100%, during a short-circuit or at high input voltage. These equations assume linear voltage current transitions and do not adequately model power loss due the reverse-recovery of the lower MOSFET's body diode.

Ensure that both MOSFETs are within their maximum junction temperature at high ambient temperature by calculating the temperature rise according to package thermal-resistance specifications. A separate heatsink may be necessary depending upon MOSFET power, package type, ambient temperature and air flow.

The gate-charge losses are mainly dissipated by the uP1541R and don't heat the MOSFETs. However, large gate charge increases the switching interval,  $T_{\rm sw}$  that increases the MOSFET switching losses. The gate-charge losses are calculated as:

$$P_{G\_C} = V_{CC} \times \left[V_{CC} \times \left(C_{ISS\_UP} + C_{ISS\_LO}\right) + V_{IN} \times C_{RSS\_UP}\right] \times f_{OCS}$$

where  $C_{\text{ISS\_UP}}$  is the input capacitance of the upper MOSFET,  $C_{\text{ISS\_LOW}}$  is the input capacitance of the lower MOSFET, and  $C_{\text{RSS\_UP}}$  is the reverse transfer capacitance of the upper MOSFET. Make sure that the gate-charge loss will not cause over temperature at uP1541R, especially with large gate capacitance and high supply voltage.

### **Output Inductor Selection**

Output inductor selection usually is based on the considerations of inductance, rated current, size requirements and DC resistance (DCR).

Given the desired input and output voltages, the inductor value and operating frequency determine the ripple current:

$$\Delta I_{L} = \frac{1}{f_{OSC} \times L_{OUT}} V_{OUT} (1 - \frac{V_{OUT}}{V_{IN}})$$

Lower ripple current reduces core losses in the inductor, ESR losses in the output capacitors and output voltage ripple. Highest efficiency operation is obtained at low frequency with small ripple current. However, achieving this requires a large inductor. There is a tradeoff between component size, efficiency and operating frequency. A reasonable starting point is to choose a ripple current that is about 20% of I<sub>OUTIMAX</sub>).

There is another tradeoff between output ripple current/voltage and response time to a transient load. Increasing the value of inductance reduces the output ripple current and voltage. However, the large inductance values reduce the converter's response time to a load transient.



## Application Information

Maximum current ratings of the inductor are generally specified in two methods: permissible DC current and saturation current. Permissible DC current is the allowable DC current that causes 40°C temperature raise. The saturation current is the allowable current that causes 10% inductance loss. Make sure that the inductor will not saturate over the operation conditions including temperature range, input voltage range, and maximum output current.

The size requirements refer to the area and height requirement for a particular design. For better efficiency, choose a low DC resistance inductor. DCR is usually inversely proportional to size.

### Input Capacitor Selection

The synchronous-rectified Buck converter draws pulsed current with sharp edges from the input capacitor, resulting in ripples and spikes at the input supply voltage. Use a mix of input bypass capacitors to control the voltage overshoot across the MOSFETs. Use small ceramic capacitors for high frequency decoupling and bulk capacitors to supply the current needed each time upper MOSFET turns on. Place the small ceramic capacitors physically close to the MOSFETs to avoid the stray inductance along the connection trace.

The important parameters for the bulk input capacitor are the voltage rating and the RMS current rating. For reliable operation, select the bulk capacitor with voltage and current ratings above the maximum input voltage and largest RMS current required by the circuit. The capacitor voltage rating should be at least 1.25 times greater than the maximum input voltage and a voltage rating of 1.5 times is a conservative guideline. The RMS current rating requirement for the input capacitor of a buck converter is calculated as:

$$I_{\text{IN(RMS)}} = I_{\text{OUT(MAX)}} \frac{\sqrt{V_{\text{OUT}}(V_{\text{IN}} - V_{\text{OUT}})}}{V_{\text{IN}}}$$

This formula has a maximum at  $V_{IN} = 2V_{OUT}$ , where  $I_{IN(REMS)} = I_{OUT(RMS)}/2$ . This simple worst-case condition is commonly used for design because even significant deviations do not offer much relief. Note that the capacitor manufacturer's ripple current ratings are often based on 2000 hours of life. This makes it advisable to further derate the capacitor, or choose a capacitor rated at a higher temperature than required. Always consult the manufacturer if there is any question.

For a through-hole design, several electrolytic capacitors may be needed. For surface mount designs, solid tantalum capacitors can also be used, but caution must be exercised with regard to the capacitor surge current rating. These capacitors must be capable of handling the surge-current at power-up. Some capacitor series available from reputable manufacturers are surge current tested.

### **Output Capacitor Selection**

The selection of  $C_{\text{OUT}}$  is primarily determined by the ESR required to minimize voltage ripple and load step transients. The equivalent ripple current into the output capacitor is half of the inductor ripple current while the equivalent frequency is double of phase operation frequency due to two phase operation The output ripple  $\Delta V_{\text{OUT}}$  is approximately bounded by:

$$\Delta V_{OUT} = \frac{\Delta I_L}{2} (ESR + \frac{1}{16 \times fosc \times Cout})$$

Since  $\Delta I_L$  increases with input voltage, the output ripple is highest at maximum input voltage. Typically, once the ESR requirement is satisfied, the capacitance is adequate for filtering and has the necessary RMS current rating. Multiple capacitors placed in parallel may be needed to meet the ESR and RMS current handling requirements.

The load transient requirements are a function of the slew rate (di/dt) and the magnitude of the transient load current. These requirements are generally met with a mix of capacitors and careful layout. Modern components and loads are capable of producing transient load rates above 1A/ns. High frequency capacitors initially supply the transient and slow the current load rate seen by the bulk capacitors. The bulk filter capacitor values are generally determined by the ESR (Effective Series Resistance) and voltage rating requirements rather than actual capacitance requirements.

High frequency decoupling capacitors should be placed as close to the power pins of the load as physically possible. Be careful not to add inductance in the circuit board wiring that could cancel the usefulness of these low inductance components. Consult with the manufacturer of the load on specific decoupling requirements.

Use only specialized low-ESR capacitors intended for switching-regulator applications for the bulk capacitors. The bulk capacitor's ESR will determine the output ripple voltage and the initial voltage drop after a high slew-rate transient. An aluminum electrolytic capacitor's ESR value is related to the case size with lower ESR available in larger case sizes.

#### **Bootstrap Capacitor Selection**

An external bootstrap capacitor CBOOT connected to the BOOT pin supplies the gate drive voltage for the upper MOSFET. This capacitor is charged through the internal diode when the PH node is low. When the upper MOSFET turns on, the PH node rises to  $\text{V}_{\text{IN}}$  and the BOOT pin rises to approximately  $\text{V}_{\text{IN}}$  + VCC. The boot capacitor needs to store about 100 times the gate charge required by the upper MOSFET. In most applications 0.47µF to 1µF, X5R or X7R dielectric capacitor is adequate.



## Application Information

### **Checking Transient Response**

The regulator loop response can be checked by looking at the load transient response. Switching regulators take several cycles to respond to a step in load current. When a load step occurs, VOUT immediately shifts by an amount equal to  $\Delta I_{\text{LOAD}}x(\text{ESR}),$  where ESR is the effective series resistance of  $C_{\text{OUT}}.$   $\Delta I_{\text{LOAD}}$  also begins to charge or discharge  $C_{\text{OUT}}$  generating a feedback error signal used by the regulator to return  $V_{\text{OUT}}$  to its steady-state value.

During this recovery time,  $V_{\text{OUT}}$  can be monitored for overshoot or ringing that would indicate a stability problem.

### **PCB Layout Considerations**

High speed switching and relatively large peak currents in a synchronous-rectified buck converter make the PCB layout a very important part of design. Fast current switching from one device to another in a synchronous-rectified buck converter causes voltage spikes across the interconnecting impedances and parasitic circuit elements. The voltage spikes can degrade efficiency and radiate noise that result in overvoltage stress on devices. Careful component placement layout and printed circuit board design minimizes the voltage spikes induced in the converter.

Follow the layout guidelines for optimal performance of uP1541R.

- □ The upper and lower MOSFETs turn on/off and conduct pulsed current alternatively with high slew rate transition. Any inductance in the switched current path generates a large voltage spike during the switching. The interconnecting wires indicated by red heavy lines conduct pulsed current with sharp transient and should be part of a ground or power plane in a printed circuit board to minimize the voltage spike. Make all the connection the top layer with wide, copper filled areas.
- Place the power components as physically close as possible.
  - Place the input capacitors, especially the high frequency ceramic decoupling capacitors, directly to the drain of upper MOSFET ad the source of the lower MOSFET. To reduce the ESR replace the single input capacitor with two parallel units
  - Place the output capacitor between the converter and load.
- Place the uP1541R near the upper and lower MOSFETs with UG and LG facing the power components. Keep the components connected to noise sensitive pins near the uP1541R and away from the inductor and other noise sources.

- Use a dedicated grounding plane and use vias to ground all critical components to this layer. The ground plane layer should not have any traces and should be as close as possible to the layer with power MOSFETs. Use an immediate via to connect the components to ground plane including GND of uP1541R. Use several bigger vias for power components.
- Apply another solid layer as a power plane and cut this plane into smaller islands of common voltage levels. The power plane should support the input power and output power nodes to maintain good voltage filtering and to keep power losses low. Also, for higher currents, it is recommended to use a multilayer board to help with heat sinking power components.
- The PH node is subject to very high dV/dt voltages. Stray capacitance between this island and the surrounding circuitry tend to induce current spike and capacitive noise coupling. Keep the sensitive circuit away from the PH node and keep the PCB area small to limit the capacitive coupling. However, the PCB area should be kept moderate since it also acts as main heat convection path of the lower MOSFET.
- The uP1541R sources/sinks impulse current with 2A peak to turn on/off the upper and lower MOSFETs. The connecting trance between the controller and gate/source of the MOSFET should be wide and short to minimize the parasitic inductance along the traces.
- □ Flood all unused areas on all layers with copper. Flooding with copper will reduce the temperature rise of power component.
- Provide local VCC decoupling between VCC and GND pins. Locate the capacitor, C<sub>BOOT</sub> as close as possible to the BOOT and PH pins.



# Package Information

#### WDFN3x3 - 10L







### Note

1. Package Outline Unit Description:

BSC: Basic. Represents theoretical exact dimension or dimension target

MIN: Minimum dimension specified.

MAX: Maximum dimension specified.

REF: Reference. Represents dimension for reference use only. This value is not a device specification.

TYP. Typical. Provided as a general value. This value is not a device specification.

- 2. Dimensions in Millimeters.
- 3. Drawing not to scale.
- 4. These dimensions do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15mm.





### **Important Notice**

uPI and its subsidiaries reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

uPI products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment. However, no responsibility is assumed by uPI or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of uPI or its subsidiaries.

COPYRIGHT (c) 2012, UPI SEMICONDUCTOR CORP.



Headquarter 9F.,No.5, Taiyuan 1st St. Zhubei City, Hsinchu Taiwan, R.O.C.

TEL: 886.3.560.1666 FAX: 886.3.560.1888

Sales Branch Office 12F-5, No. 408, Ruiguang Rd. Neihu District, Taipei Taiwan, R.O.C.

TEL: 886.2.8751.2062 FAX: 886.2.8751.5064